

SLVSBS5A – JANUARY 2013 – REVISED DECEMBER 2013

# Thunderbolt<sup>™</sup> Supply Selection IC

Check for Samples: TPS22986

### **FEATURES**

- 2.8 V to 19.8 V Input
- Auto Selects 3.3 V supply
- >10mA Low Power Switch
- >500mA High Power Switch
- Reverse Current Blocking from OUT to VDD
- Wake on UART Input Activity
- UART RX and TX Buffers

### **APPLICATIONS**

- Thunderbolt<sup>™</sup> Cables
- Notebook Computers
- Desktop Computers
- Power Management Systems



**Typical Application** 

## DESCRIPTION

The TPS22986 is a supply selection device for active Thunderbolt<sup>TM</sup> cables. The device selects a 3.3V input from two available supplies and connects the chosen input to two outputs, OUTA and OUTB. When a 3.3V supply is not present, the outputs become high impedance.

The TPS22986 has two modes of operation, Normal and Control. In Normal Mode, OUTA is always on when a valid supply is present. OUTB is connected to a valid supply when the ENB input is high.

In Control Mode, OUTA behaves the same as Normal Mode and OUTB is controlled by a combination of monitored inputs and valid supplies on VDD1 and VDD2. When a valid VDD is available, the device waits for a rising input on ENB and then disconnects OUTB until the next falling RXH transition. Once the next falling RXH transition occurs, the device reconnects OUTB.

In either mode, when a valid VDD is not available, the TPS22986 opens all switches and the outputs OUTA and OUTB become high impedance. When the connected VDD exceeds 3.6V, it is disconnected from the outputs.

The TPS22986 is available in a 1.6mm x 1.6mm WCSP package.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Thunderbolt is a trademark of Intel Corporation.

## **TPS22986**

SLVSBS5A – JANUARY 2013 – REVISED DECEMBER 2013



www.ti.com



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.



Die Size: 1.6mm x 1.6mm Bump Size: 0.25mm Bump Pitch: 0.4mm

#### **TPS22986 Pin Mapping (Top View)**

|   | 4    | 3       | 2      | 1      |
|---|------|---------|--------|--------|
| D | VDD1 | VDD1    | VDD2   | VDD2   |
| С | OUTA | OUTB    | OUTB   | GND    |
| В | RXH  | ТХН     | RESETZ | CPO    |
| Α | RXC  | RXC TXC |        | CFG/OE |

### **Dissipation Ratings**

| PACKAGE | THERMAL RESISTANCE $\theta_{JA}$ | THERMAL RESISTANCE <sup>(1)</sup><br>θ <sub>JB</sub> | POWER RATING<br>T <sub>A</sub> = 25°C | DERATING FACTOR<br>ABOVE <sup>(2)</sup> T <sub>A</sub> = 25°C |  |
|---------|----------------------------------|------------------------------------------------------|---------------------------------------|---------------------------------------------------------------|--|
| YFP     | 95°C/W                           | 63°C/W                                               | 1050 mW                               | 10.5 mW/°C                                                    |  |

(1) Simulated with high-K board

(1) Simulated with high R board (2) Maximum power dissipation is a function of  $T_{J(max)}$ ,  $\theta_{JA}$  and  $T_A$ . The maximum allowable power dissipation at any allowable ambient temperature is  $P_D = (T_{J(max)} - T_A) / \theta_{JA}$ .

www.ti.com

### Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)(2)</sup>

|                      |                                                                                                                           | VALUE           | UNIT |
|----------------------|---------------------------------------------------------------------------------------------------------------------------|-----------------|------|
|                      | Voltage range on VDD1, VDD2 <sup>(3)</sup>                                                                                | -0.3 to 20      | V    |
|                      | Voltage range on OUTA, OUTB <sup>(3)</sup>                                                                                | -0.3 to 4.0     | V    |
| VI                   | Voltage range on RXC, TXH, RESETZ, CFG/OE, ENB <sup>(3) (4)</sup><br>(VDD is the active valid 3.3V input at VDD1 or VDD2) | -0.3 to VDD+0.3 | V    |
|                      | Voltage range on CPO <sup>(3)</sup>                                                                                       | -0.3 to 13      | V    |
|                      | Voltage range on RXH, TXC <sup>(3)</sup>                                                                                  | -0.3 to 4.0     | V    |
| T <sub>A</sub>       | Operating ambient temperature range                                                                                       | -40 to 85       | °C   |
| T <sub>J (MAX)</sub> | Maximum operating junction temperature                                                                                    | 125             | °C   |
| T <sub>stg</sub>     | Storage temperature range                                                                                                 | -65 to 150      | °C   |
|                      | Charge Device Model (JESD 22 C101)                                                                                        | 500             | V    |
|                      | Human Body Model (JESD 22 A114)                                                                                           | 2               | kV   |
|                      | Contact discharge on VDD1, VDD2 (IEC 61000-4-2) <sup>(5)</sup>                                                            | 4.4             | kV   |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature may have to be derated. Maximum ambient temperature  $[T_{A(max)}]$  is dependent on the maximum operating junction temperature  $[T_{J(max)}]$ , the maximum power dissipation of the device in the application  $[P_{D(max)}]$ , and the junction-to-ambient thermal resistance of the part/package in the application ( $\theta_{JA}$ ), as given by the following equation:  $T_{A(max)} = T_{J(max)} - (\theta_{JA} \times P_{D(max)})$ . All voltage values are with respect to network ground terminal.

(3)

(4)All inputs must be connected to a supply that is less than the max of VDD1 and VDD2

(5) IEC tests are run with 0.1µF on VDD1 and VDD2. IEC rating is non-destructive.

### **Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                     |                            |                       | MIN  | MAX  | UNIT |
|---------------------|----------------------------|-----------------------|------|------|------|
| V <sub>DD1</sub>    |                            |                       | 2.8  | 19.8 | V    |
| V <sub>DD2</sub>    | Supply vollage range       | 2.8                   | 19.8 | V    |      |
| I <sub>LIM1/2</sub> | FET1 and FET2 Swit         |                       | 10   | mA   |      |
| I <sub>LIM3/4</sub> | FET3 and FET4 Swit         |                       | 500  | mA   |      |
| VIH                 | Input logic high           | RXH, TXC, CFG/OE, ENB | 2    |      | V    |
| VIL                 | Input logic low            | RXH, TXC, CFG/OE, ENB |      | 0.8  | V    |
| V <sub>OH</sub>     | Output logic high          | RXC, TXH, RESETZ      | 2.25 |      | V    |
| V <sub>OL</sub>     | Output logic low           | RXC, TXH, RESETZ      |      | 0.4  | V    |
| <u>_</u>            | Output capacitance on OUTA |                       | 1    | 4    |      |
| COUT                | Output capacitance of      | 4                     | 22   | μг   |      |
| C <sub>CPO</sub>    | Output capacitance of      | 2                     | 10   | nF   |      |
| T <sub>A</sub>      | Operating temperatu        | re range              | -40  | 85   | °C   |



#### **Electrical Characteristics**

Unless otherwise noted the specification applies over the V<sub>DD</sub> range and operating junction temp  $-40^{\circ}C \le T_J \le 85^{\circ}C$ . Typical values are for V<sub>DD</sub> = 3.3V and T<sub>J</sub> = 25°C.

|                                       | PARAMETER                                      | TEST CON                                                                             | MIN                 | TYP  | MAX  | UNIT |    |
|---------------------------------------|------------------------------------------------|--------------------------------------------------------------------------------------|---------------------|------|------|------|----|
| POWER SUP                             | PLIES AND CURRENTS                             | 1                                                                                    |                     |      |      |      |    |
| V <sub>DD1/2</sub>                    | Input voltage range                            |                                                                                      |                     | 2.8  |      | 19.8 | V  |
|                                       |                                                |                                                                                      | $V_{DD1} > V_{DD2}$ |      | 250  | 500  |    |
| IDD-1                                 | VDD1 Quiescent current                         | $V_{DD1} = 2.8$ to 15V                                                               | $V_{DD1} < V_{DD2}$ |      | 20   |      | μA |
|                                       |                                                |                                                                                      | $V_{DD2} > V_{DD1}$ |      | 250  | 500  |    |
| IDD-2                                 | VDD2 Quiescent current                         | $V_{DD2} = 2.8 \text{ to } 15 \text{ V}$                                             | $V_{DD2} < V_{DD1}$ |      | 20   |      | μA |
| I <sub>IN-ENB</sub>                   | ENB Input current                              | V <sub>IN</sub> = 1.8V to 3.6V                                                       |                     |      |      | 1    | μA |
| I <sub>IN-UART</sub>                  | RXH and TXC input current                      | V <sub>IN</sub> = 1.8V to 3.6V                                                       |                     |      |      | 6    | μA |
| I <sub>IN-CFGOE</sub>                 | CFG/OE Input current after mode selection      | V <sub>IN</sub> = 1.8V to 3.6V                                                       |                     |      |      | 3    | μA |
| I <sub>IN-RESETZ</sub>                | RESETZ Input current                           | V <sub>RESETZ</sub> = 100 mV                                                         |                     | 0.8  | 2    | 3    | mA |
| SWITCH AND                            | RESISTANCE CHARACTERISTICS                     |                                                                                      |                     |      |      |      |    |
| R <sub>F1/2</sub>                     | FET1/2 On resistance                           | $V_{DD} = 3.3V, I_{OUT} = 2$                                                         | 10mA                |      | 1    | 3    | Ω  |
| R <sub>F3/4</sub>                     | FET3/4 On resistance                           | V <sub>DD</sub> = 3.3V, I <sub>OUT</sub> = 3                                         | 350mA               |      | 120  | 175  | mΩ |
| R <sub>PDRESETZ</sub>                 | RESETZ Pull-down resistance                    | RESETZ asserted                                                                      |                     | 33   | 50   | 100  | Ω  |
| R <sub>PUCFGOE</sub> (1)              | CFG/OE Pull-up resistance                      |                                                                                      | 15                  | 20   | 25   | kΩ   |    |
| R <sub>PDUART</sub>                   | TXC and RXH                                    | See the UART RX and TX Section                                                       |                     | 0.6  | 1    | 1.75 | MΩ |
|                                       | ull-down resistance                            |                                                                                      |                     |      |      |      |    |
| R <sub>PDNORMAL</sub>                 | Series CFG/OE Resistance to enter normal mode  | See Mode Selection                                                                   | 35                  | 50   |      | kΩ   |    |
| R <sub>PDCONTROL</sub>                | CFG/OE Resistance to GND to enter control mode | See Mode Selection                                                                   |                     | 10   | 12   | kΩ   |    |
| VOLTAGE TH                            | IESHOLDS AND AMPLITUDES                        | -                                                                                    |                     |      |      |      |    |
| N/                                    | High voltage lockout                           | 3.3V Supply Rising                                                                   |                     | 3.5  | 3.55 | 3.6  | V  |
| V HVLO                                | Hysteresis                                     |                                                                                      |                     | 20   | 40   | 60   | mV |
| V                                     | Linder veltage lookeut                         | 3.3V Supply Rising                                                                   |                     | 2.7  | 2.75 | 2.8  | V  |
| ♥UVLO                                 | Under voltage lockout                          | 3.3V Supply Falling                                                                  | 2.4                 | 2.45 | 2.5  | v    |    |
| V <sub>CPO</sub>                      | Charge pump voltage                            | $C_{CPO} = 2nF, I_{CPO} =$                                                           | 0mA                 | 8    | 9    | 11   | V  |
| C <sub>OUTB</sub> = C <sub>OUTA</sub> |                                                | $C_{OUTB} = 4\mu F$ , $I_{OUTB} = 0mA$ ,<br>$C_{OUTA} = 1\mu F$ , $I_{OUTA} = 0mA$ , |                     |      |      | 200  | mV |
|                                       | -                                              | VDD1 SR <sub>3.3<math>\rightarrow</math>4V</sub> = 10mV/µs                           |                     |      |      |      |    |
| TRANSITION                            | TIMING                                         |                                                                                      |                     |      |      |      |    |
| t <sub>d</sub>                        | UVLO To FETn open time                         | $COUTB = 4\mu F$                                                                     |                     |      |      | 200  | μs |
| te                                    | UVLO To FETn closed time                       | COUTA = 1µF                                                                          |                     |      |      | 2    | ms |
| t <sub>dh</sub>                       | HVLO To FETn open time                         |                                                                                      |                     |      |      | 20   | μs |
| t <sub>eh</sub>                       | HVLO To FETn closed time                       | See The Supply Sw<br>HVLO Section                                                    | itch-Over During    |      |      |      |    |
| TRANSITION                            | TIMING (NORMAL MODE)                           |                                                                                      |                     |      |      |      |    |
| t <sub>eb</sub>                       | ENB To FET3/4 closed time                      | $COUTB = 4\mu F$                                                                     |                     |      |      | 2    | ms |
| t <sub>db</sub>                       | ENB To FET3/4 open time                        | COUTA = 1µF                                                                          |                     |      |      | 200  | μs |
| t <sub>E2R</sub>                      | ENB to RESETZ time                             |                                                                                      |                     |      |      | 6    | ms |

(1) CFG/OE is pulled to the internal VDD (VDD1 or VDD2) through the resistance R<sub>PUCFGOE</sub> only during mode selection at power-up.



#### www.ti.com

### **Electrical Characteristics (continued)**

Unless otherwise noted the specification applies over the V<sub>DD</sub> range and operating junction temp  $-40^{\circ}C \le T_J \le 85^{\circ}C$ . Typical values are for V<sub>DD</sub> = 3.3V and T<sub>J</sub> = 25°C.

|                                 | PARAMETER                  | TEST CONDITIONS                    | MIN  | TYP | MAX | UNIT |
|---------------------------------|----------------------------|------------------------------------|------|-----|-----|------|
| TRANSITION                      | TIMING (CONTROL MODE)      |                                    |      |     |     |      |
| t <sub>U2R</sub>                | UVLO to RESETZ time        |                                    | 5    | 6   | 7   | ms   |
| t <sub>E2R</sub>                | ENB to RESETZ time         |                                    |      | 2   | 10  | μs   |
| t <sub>E2O</sub>                | ENB to FET3/4 open time    | COUTB = $4\mu$ F, COUTA = $1\mu$ F |      | 100 | 200 | μs   |
| t <sub>RX20</sub>               | RX to FET3/4 closed time   | COUTB = $4\mu$ F, COUTA = $1\mu$ F |      | 0.8 | 2   | ms   |
| t <sub>RX2R</sub>               | RX to RESETZ time          |                                    | 5    | 6   | 7   | ms   |
| t <sub>OE2TX</sub>              | OE to TXH valid time       | $RTXH = 100k\Omega$ to $GND$       |      |     | 20  | μs   |
| t <sub>OE2TXZ</sub>             | OE to TXH Hi-Z time        | $RTXH = 100k\Omega$ to $GND$       |      |     | 20  | μs   |
| TXC / TXH / F                   | XC / RXH I/O               |                                    |      |     |     |      |
| VIH                             | TXC, RXH Input logic high  |                                    | 2    |     |     | V    |
| VIL                             | TXC, RXH Input logic low   |                                    |      |     | 0.8 | V    |
| V <sub>OH</sub>                 | TXH, RXC Output logic high |                                    | 2.25 |     |     | V    |
| V <sub>OL</sub>                 | TXH, RXC Output logic low  |                                    |      |     | 0.4 | V    |
| T <sub>R</sub> / T <sub>F</sub> | TXH, RXC rise/fall time    | 10-90% CL = 20pF                   | 5    |     | 70  | ns   |
| ZO                              | TXH Output impedance       |                                    | 45   | 70  | 90  | Ω    |
| ZO                              | RXC Output impedance       |                                    | 29   | 32  | 35  | Ω    |
| f <sub>MAX</sub>                | TXC, RXH Signal frequency  |                                    |      |     | 1   | Mb/s |
| DC                              | TXC, RXH Duty cycle        |                                    | 40%  |     | 60% |      |
| THERMAL SH                      | IUTDOWN                    |                                    |      |     |     |      |
| T <sub>SD</sub>                 | Shutdown temperature       |                                    | 110  |     | 130 | °C   |
| T <sub>SDHYST</sub>             | Shutdown hysteresis        |                                    |      | 15  |     | °C   |

SLVSBS5A-JANUARY 2013-REVISED DECEMBER 2013



www.ti.com

### Functional Block Diagram



#### **Pin Functions**

| PIN NAME | TYPE   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VDD1     | Supply | Device Supply 1. 0V to 19.8V Input.                                                                                                                                                                                                                                                                                                                                                                                                                            |
| VDD2     | Supply | Device Supply 2. 0V to 19.8V Input.                                                                                                                                                                                                                                                                                                                                                                                                                            |
| OUTA     | Output | Output A. 10mA capable output. Refer to the OUTA Supply Selection section for more information                                                                                                                                                                                                                                                                                                                                                                 |
| OUTB     | Output | Output B. 500mA capable output. Refer to the OUTB Supply Selection section for more information                                                                                                                                                                                                                                                                                                                                                                |
| СРО      | Output | <b>Charge Pump Output.</b> This pin is the output of the internal charge pump. It drives the gates fo the internal FET switches. Connect a capacitor of at least 2nF between this pin and GND.                                                                                                                                                                                                                                                                 |
| CFG/OE   | Input  | <b>Mode Configuration/Output Enable.</b> When CFG is floating or pulled high, the device is in Normal Mode. When CFG is ground, the device is in Control Mode (see Application Description section for more information), the mode is latched at power-up. Refer to the Mode Selection section for more information. After the mode is latched, this pin becomes the output enable for the UART TXH output. Refer UART RX and TX section for more information. |
| RXH      | Input  | <b>UART RX Input.</b> This input is buffered and level-shifted on RXC. In Control Mode, this pin in monitored for a high to low transition to enable the outputs. Refer UART RX and TX section for more information.                                                                                                                                                                                                                                           |
| RXC      | Output | <b>UART RX Output.</b> This output is a level shifted version of RXH. RXC is referenced to OUTA. Refer UART RX and TX section for more information.                                                                                                                                                                                                                                                                                                            |
| TXC      | Input  | <b>UART TX Input.</b> This input is buffered and level-shifted on TXH. Refer the UART RX and TX section for more information.                                                                                                                                                                                                                                                                                                                                  |
| ТХН      | Output | <b>UART TX Output.</b> This output is a buffered version of TXC. TXH is referenced to OUTA. Refer UART RX and TX section for more information.                                                                                                                                                                                                                                                                                                                 |
| RESETZ   | Output | Active Low Reset Output. This pin is a delayed reset signal indicating OUTB is connected to a valid VDD. RESETZ is low when OUTB is high impedance. RESETZ is an open drain output.                                                                                                                                                                                                                                                                            |
| ENB      | Input  | <b>OUTB Enable.</b> In Normal Mode, this pin is the active-high OUTB enable. In Control Mode, this pin opens OUTB when asserted high and latches this condition.                                                                                                                                                                                                                                                                                               |
| GND      | Supply | Device ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                 |



SLVSBS5A – JANUARY 2013 – REVISED DECEMBER 2013

#### APPLICATION INFORMATION

### **OUTA Supply Selection**

The TPS22986 chooses between two different power supplies, VDD1 or VDD2, and connects these to OUTA. When a valid VDD ( $V_{UVLO} < VDD < V_{HVLO}$ ) is present on VDD1 or VDD2, the valid VDD is connected to OUTA. When VDD1 >  $V_{HVLO}$  and a valid VDD is present on VDD2, the TPS22986 connects OUTA to VDD2. VDD1 will always take priority over VDD2. VDD2 will only be connected to OUTA when VDD1 <  $V_{UVLO}$  or VDD1 >  $V_{HVLO}$ . When OUTA is connected to VDD2 and VDD1 becomes valid ( $V_{UVLO} < V_{DD} < V_{HVLO}$ ), the TPS22986 will disconnect OUTA from VDD2 and connect it to VDD1. Note, VDD1 and VDD2 may power up in any order. Figure 1 shows a flow diagram illustrating the selection of VDD1 or VDD2 as the appropriate supply to connect to OUTA.



Figure 1. OUTA Supply Selection



### **OUTB Supply Selection**

The TPS22986 chooses between two different power supplies, VDD1 or VDD2, and connects these to OUTB. At initial power-up, when a valid VDD ( $V_{UVLO} < VDD < V_{HVLO}$ ) is present on VDD1, VDD1 connects to OUTB. When VDD1 >  $V_{HVLO}$  and a valid VDD is present on VDD2, the TPS22986 will connect OUTB to VDD2. Note, OUTB is also opened and closed by other digital inputs, ENB and RXH, depending on the mode of the TPS22986. See the Normal Mode and Control Mode sections for more information on the control of OUTB. VDD1 will always take priority over VDD2. VDD2 will only be connected to OUTB when VDD1 >  $V_{HVLO}$ . When OUTB is connected to VDD2 and VDD1 drops below  $V_{HVLO}$ , the TPS22986 will disconnect OUTB from VDD2 and connect it to VDD1. Note, VDD1 and VDD2 may power up in any order. Figure 2 shows a flow diagram illustrating the selection of VDD1 or VDD2 as the appropriate supply to connect to OUTB. Note, this diagram shows only the dependence on the VDD values and does not show the enabling and disabling of OUTB by the ENB and RXH input signals.



Figure 2. OUTB Supply Selection



#### Valid VDD at Inputs

A valid VDD on either input occurs when the voltage on VDD1 or VDD2 is between  $V_{UVLO}$  and  $V_{HVLO}$  ( $V_{UVLO} < VDD < V_{HVLO}$ ). The VDD voltage is invalid when outside of this range. A VDD is considered high when VDD >  $V_{HVLO}$ . Table 1 shows the relationship between the output voltages and the input voltages. Note, other factors also determine whether OUTA and OUTB are open. Table 1 only shows the relationship to the voltage at the inputs VDD1 and VDD2.

| VDD1    | VDD2             | OUTA | OUTB |
|---------|------------------|------|------|
| Invalid | Invalid          | Open | Open |
| Valid   | Valid or Invalid | VDD1 | VDD1 |
| Invalid | Valid            | VDD2 | Open |
| High    | Valid            | VDD2 | VDD2 |

| Table 1. Output Voltages vs Input Volta |
|-----------------------------------------|
|-----------------------------------------|

#### **Mode Selection**

The TPS22986 has two modes of operation, Normal and Control. Refer to the Normal Mode and Control Mode sections for the operational description of each mode. At power-up, the TPS22986 determines which mode the device will operate in. At power-up, the resistance  $R_{PUCFGOE}$  is switched to the CFG/OE pin. The external resistance connected to the pin determines the mode.

To enter Normal Mode, leave this pin floating or ensure that any external pull-down resistance on this pin is equal to or greater than R<sub>PDNORMAL</sub>. When the UART buffers/level-shifters are used in this mode, the CFG/OE pin will also be the output enable for the TXH output. The R<sub>PDNORMAL</sub> resistance is recommended in series with the driver of the CFG/OE pin to prevent this driver from loading CFG/OE during power-up.

To enter Control Mode, the CFG/OE pin must be pulled low during power-up. Connect a resistance less than or equal to  $R_{PDCONTROL}$  between CFG/OE and ground that will pull the pin low during power-up. Again, the CFG/OE pin is the output enable for the TXH output. The  $R_{PDCONTROL}$  resistance should be chosen such that the device driving CFG/OE can overdrive this resistance.

SLVSBS5A-JANUARY 2013-REVISED DECEMBER 2013



#### Normal Mode

When the CFG/OE pin is floating or pulled high at power-up, the device enters Normal Mode. In Normal Mode, the TPS22986 provides power through OUTA and OUTB. OUTA is connected whenever a valid VDD is present on either VDD1 or VDD2. OUTB is connected whenever a valid VDD is present on VDD1 or VDD1 >  $V_{HVLO}$  and VDD2 is a valid VDD, and the GPIO control signal ENB is high. If a valid VDD is not present, the TPS22986 enters into a shutdown mode and blocks current flow through the switches.

After the device is latched into Normal Mode, the CFG/OE pin becomes the output enable for the TX buffer/levelshifter. See the UART RX and TX section for more information.



Figure 3. Normal Mode Typical Application



ISTRUMENTS



Figure 4. Timing During Normal Mode

#### **Control Mode**

When CFG/OE is grounded at power-up, the device latches into Control Mode. When a valid VDD connected, OUTA and OUTB are connected to the VDD. Note, a valid VDD is different for OUTA than OUTB. See Table 1 for the output voltages versus input conditions. OUTB remains connected to VDD until ENB transitions high. OUTA remains connected to VDD as long as a valid VDD exists. RESETZ indicates that a valid VDD is available at OUTB. When RESETZ is low, OUTB is high-impedance or is transitioning from high-impedance to an on-state. During power-up, when a valid supply becomes available, RESETZ remains asserted low for the time t<sub>U2R</sub> to allow settling of ENB. ENB is masked during this interval until RESETZ is high. When RESETZ is high, a valid VDD is available at OUTB and ENB is monitored.

When either VDD is not in UVLO for more than  $t_{U2R}$ , the device monitors ENB for a high transition. When ENB transitions high, RESETZ will assert low after time  $t_{E2R}$ , and OUTB will open after time  $t_{E2O}$ . After the time  $t_{E2O}$ , the TPS22986 starts monitoring RXH for a falling edge. When a falling RXH is detected, OUTB is connected to the valid VDD after time  $t_{RX2O}$  and RESETZ transitions from low to high after time  $t_{RX2R}$ . The device then begins to monitor ENB again for a low to high transition. When a valid VDD is not available, RESETZ is asserted low and the TPS22986 blocks current flow through the switches. When both VDDs are in UVLO, the device clears any wait state and does not monitor ENB or RXH.

After the device is latched into Control Mode, the CFG/OE pin becomes the output enable for the TX buffer/levelshifter. See the UART RX and TX section for more information.

## **TPS22986**

#### SLVSBS5A – JANUARY 2013 – REVISED DECEMBER 2013

www.ti.com



Figure 5. Control Mode Typical Application





www.ti.com

XAS

**STRUMENTS** 

VDD1

V<sub>HVLO</sub>

VUVLO

 $V_{\text{HVLO}}$ 



www.ti.com

## **Typical Startup**



Figure 8. Typical Startup in Normal Mode



SLVSBS5A – JANUARY 2013 – REVISED DECEMBER 2013



Figure 9. Typical Startup Timing for Control Mode

### Soft Start

To prevent inrush current to the load, the TPS22986 soft starts OUTA and OUTB. When OUTA and OUTB are first enabled, the resistance of the FET switches (FET1, FET2, FET3, and FET4) starts high and reduces every 250µs in four steps. Figure 10 shows the nominal resistance ramp profile for OUTB. Figure 11 shows the flow diagram of the transition of the outputs.

SLVSBS5A-JANUARY 2013-REVISED DECEMBER 2013



www.ti.com



Figure 10. OUTB Soft Start Resistance vs Time profile (FET3 and FET4 resistance)



Figure 11. Transition of OUTA and OUTB to VDD1 or VDD2



#### www.ti.com

#### Supply Switch-Over During HVLO

When OUTA and OUTB are connected to VDD1 and VDD1 crosses  $V_{HVLO}$ , the TPS22986 opens the FET1/3 switches. Due to the delay  $t_{dh}$ , the output will overshoot  $V_{HVLO}$  by  $V_{OS}$ . When a valid VDD is present on VDD2, OUTA and OUTB will connect to VDD2 after time  $t_{eh}$ . Figure 12 illustrates this switch-over event.

The overshoot  $V_{OS}$  will occur when the VDD (VDD1 or VDD2) that is connected to the output transitions above  $V_{HVLO}$ .  $V_{OS}$  is set by the delay  $t_{dh}$  and the slew rate of the connected VDD.

The following equation determines the overshoot  $V_{OS}$ .

Equation 1:  $V_{OS} = SR_{VDD} \times t_{dh}$ 

 $SR_{VDD}$  is the slew rate of the supply that is transitioning above  $V_{HVLO}$ . As an example, when  $SR_{VDD}$  is 10mV/µs and  $t_{dh}$  is 20µs,  $V_{OS}$  is 200mV.

When switching to VDD2 due to an HVLO event on VDD1, the outputs OUTA and OUTB are discharged by their respective loads until they reach the VDD2 voltage. This prevents in-rush current when charging the output caps. The discharge time  $t_{eh}$  is variable and is determined by the following equation.

Equation 2:  $_{teh} = t_{dh} + (V_{HVLO} + V_{OS} - V_{DD2}) \times C_{LOAD}/I_{LOAD}$ 

In this equation, V<sub>OS</sub> is determined by Equation 1, C<sub>LOAD</sub> is the load capacitance at the respective output, and I<sub>LOAD</sub> is the load current flowing out of the same output. As an example, when V<sub>DD2</sub> is 3.3V, t<sub>dh</sub> is 20µs, V<sub>OS</sub> is 200mV, C<sub>LOAD</sub> is 4µF, and I<sub>LOAD</sub> is 350mA, the resulting t<sub>eh</sub> is 25.7 µs.

Note, when VDD1 transitions above  $V_{HVLO}$  and a valid VDD is not present on VDD2, the outputs will open and will discharge through each respective load.



Figure 12. VDD Switch-over at VDD1 Rising Above  $V_{HVLO}$ 

When VDD1 drops from a HVLO condition, the TPS22986 may brownout at OUTA and OUTB before switching the outputs to VDD1.

#### UART RX and TX

The TPS22986 provides failsafe buffers for digital UART RX and TX lines. The failsafe mechanism prevents the RX and TX lines from being loaded when power is removed from the device. The RX line is divided into a host side RXH input and a cable side RXC output. The TX line is divided into host side TXH output and a cable side TXC input. The inputs RXH and TXC have a weak pull-down resistance R<sub>PDUART</sub> to allow each to be left floating if unused in the application.

When the TPS22986 is unpowered or when RESETZ is asserted low, the TXH output is high impedance. This prevents loading the system TX line and allowing other devices on the UART bus to communicate.

Copyright © 2013, Texas Instruments Incorporated

SLVSBS5A-JANUARY 2013-REVISED DECEMBER 2013

www.ti.com

Figure 13 illustrates the TXH control. When RESETZ is high, CFG/OE controls TXH. When CFG/OE is low, TXH is high impedance. When CFG/OE is high, TXH is a buffered/level-shifted TXC. The CFG/OE input is ignored when RESETZ is asserted low. Figure 14 shows the delay from CFG/OE to TXH.

Note, the UART buffers are powered from OUTA. When OUTA is disconnected, the UART buffers are unpowered. When there are no valid supplies connected or when the device is in Thermal Shutdown, OUTA will disconnect and the buffers will be unpowered.



Figure 14. CFG/OE to TXH Timing



SLVSBS5A – JANUARY 2013 – REVISED DECEMBER 2013

### Thunderbolt<sup>™</sup> System with TPS22981/TPS22986



Figure 15. Thunderbolt<sup>™</sup> System with TPS22981/TPS22986



## **REVISION HISTORY**

| CI | Changes from Original (January 2013) to Revision A Pag |   |  |  |  |  |  |
|----|--------------------------------------------------------|---|--|--|--|--|--|
| •  | Updated document formatting.                           | 1 |  |  |  |  |  |
| •  | Fixed trademark error.                                 | 1 |  |  |  |  |  |
| •  | Removed Ordering Information table.                    | 2 |  |  |  |  |  |



10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| TPS22986YFPR     | ACTIVE        | DSBGA        | YFP                | 16   | 3000           | RoHS & Green    | SNAGCU                               | Level-1-260C-UNLIM   | -40 to 85    | DJ                      | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(<sup>6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| All dimensions are nominal | *All | dimensions | are | nominal |
|----------------------------|------|------------|-----|---------|
|----------------------------|------|------------|-----|---------|

| Device       | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS22986YFPR | DSBGA           | YFP                | 16   | 3000 | 180.0                    | 8.4                      | 1.71       | 1.71       | 0.81       | 4.0        | 8.0       | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

25-Jul-2016



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS22986YFPR | DSBGA        | YFP             | 16   | 3000 | 182.0       | 182.0      | 20.0        |

YFP (S-XBGA-N16)

DIE-SIZE BALL GRID ARRAY



S: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
B. This drawing is subject to change without notice.

C. NanoFree™ package configuration.

NanoFree is a trademark of Texas Instruments



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated