• 5-V Single Power-Supply Operation

Low Power Consumption . . . 80 mW Typ

Interchangeable With Fujitsu MB40778

TTL Digital Input Voltage

SLAS023D - FEBRUARY 1989 - REVISED JANUARY 2002

- 8-Bit Resolution
- ±0.2% Linearity
- Maximum Conversion Rate 30 MHz Typ 20 MHz Min
- Analog Output Voltage Range V<sub>DD</sub> to V<sub>DD</sub> –1 V

#### description

The TLC5602x devices are low-power, ultra-high-speed video, digital-to-analog converters that use the LinEPIC<sup>™</sup> 1-µm CMOS process. The TLC5602x converts digital signals to analog signals at a sampling rate of dc to 20 MHz. Because of high-speed operation, the TLC5602x devices are suitable for digital video applications such as digital television, video processing with a computer, and radar-signal processing.

The TLC5602C is characterized for operation from 0°C to 70°C. The TLC5602M is characterized over the full military temperature range of –55°C to 125°C.



LinEPIC is a trademark of Texas Instruments Incorporated.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters. Copyright © 2002, Texas Instruments Incorporated

SLAS023D - FEBRUARY 1989 - REVISED JANUARY 2002

|                | AVAILABLE OPTIONS                                                                            |            |           |           |  |  |  |  |  |  |
|----------------|----------------------------------------------------------------------------------------------|------------|-----------|-----------|--|--|--|--|--|--|
|                | PACKAGE                                                                                      |            |           |           |  |  |  |  |  |  |
| TA             | TA WIDE-BODY SMALL OUTLINE CERAMIC CHIP CARRIER CERAMIC DIP PLASTIC DIP<br>(DW) (FK) (J) (N) |            |           |           |  |  |  |  |  |  |
| 0°C to 70°C    | TLC5602CDW                                                                                   |            |           | TLC5602CN |  |  |  |  |  |  |
| -55°C to 125°C |                                                                                              | TLC5602MFK | TLC5602MJ |           |  |  |  |  |  |  |

### functional block diagram



|      | -  |        | I  | FUNCT |    | BLE |    |    |                      |
|------|----|--------|----|-------|----|-----|----|----|----------------------|
| STEP |    | OUTPUT |    |       |    |     |    |    |                      |
| SILF | D7 | D6     | D5 | D4    | D3 | D2  | D1 | D0 | VOLTAGE <sup>†</sup> |
| 0    | L  | L      | L  | L     | L  | L   | L  | L  | 3.980 V              |
| 1    | L  | L      | L  | L     | L  | L   | L  | Н  | 3.984 V              |
|      |    |        |    |       | 1  |     |    |    | I                    |
| 127  | L  | Н      | Н  | Н     | Н  | Н   | Н  | Н  | 4.488 V              |
| 128  | н  | L      | L  | L     | L  | L   | L  | L  | 4.492 V              |
| 129  | н  | L      | L  | L     | L  | L   | L  | Н  | 4.496 V              |
|      |    |        |    |       | 1  |     |    |    | I                    |
| 254  | н  | Н      | Н  | Н     | Н  | Н   | Н  | L  | 4.996 V              |
| 255  | н  | Н      | Н  | Н     | Н  | Н   | Н  | Н  | 5.000 V              |

 $^{\dagger}$  V<sub>DD</sub> = 5 V and V<sub>ref</sub> = 4.02 V



SLAS023D - FEBRUARY 1989 - REVISED JANUARY 2002

#### schematics of equivalent input and output



‡ANLG GND and DGTL GND do not connect internally and should be tied together as close to the device terminals as possible.

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, ANLG V <sub>DD</sub> , DGTL V <sub>DD</sub>                                           |                |
|-------------------------------------------------------------------------------------------------------------|----------------|
| Digital input voltage range, V <sub>1</sub>                                                                 | −0.5 V to 7 V  |
| Analog reference voltage range, V <sub>ref</sub>                                                            |                |
| Operating free-air temperature range, T <sub>A</sub> : TLC5602C                                             | 0°C to 70°C    |
| TLC5602M                                                                                                    | –55°C to 125°C |
| Storage temperature range, T <sub>stg</sub><br>Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds | −65°C to 150°C |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds                                                |                |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### recommended operating conditions

|                                                         |                                            |      | MIN  | NOM | MAX  | UNIT |  |
|---------------------------------------------------------|--------------------------------------------|------|------|-----|------|------|--|
| Supply voltage, VDD                                     |                                            |      | 4.75 | 5   | 5.25 | V    |  |
| Analog reference voltage, V <sub>ref</sub>              | Analog reference voltage, V <sub>ref</sub> |      |      |     |      |      |  |
| High-level input voltage, VIH                           | 2                                          |      |      | V   |      |      |  |
| Low-level input voltage, VIL                            |                                            |      |      | 0.8 | V    |      |  |
| Pulse duration, CLK high or low, $t_W$                  | 25                                         |      |      | ns  |      |      |  |
| Setup time, data before $CLK\uparrow$ , t <sub>SU</sub> |                                            | 16.5 |      |     | ns   |      |  |
| Hold time, data after CLK <sup>↑</sup> , t <sub>h</sub> |                                            |      | 12.5 |     |      | ns   |  |
| Phase compensation capacitance, C <sub>COR</sub>        | np (see Note 1)                            |      | 1    |     |      | μF   |  |
| Load resistance, RL                                     |                                            |      |      |     |      | Ω    |  |
|                                                         | TLC5602C                                   |      | 0    |     | 70   | °C   |  |
| Operating free-air temperature, TA                      | TLC5602M                                   |      | -55  |     | 125  | U    |  |

NOTE 1: The phase compensation capacitor should be connected between COMP and ANLG GND.



SLAS023D - FEBRUARY 1989 - REVISED JANUARY 2002

#### electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                  | PARAMETER                                        |                              | TE                                                               | MIN                       | TYP‡     | MAX                 | UNIT     |                     |    |
|----------------------------------|--------------------------------------------------|------------------------------|------------------------------------------------------------------|---------------------------|----------|---------------------|----------|---------------------|----|
| lн                               | High-level input current                         | Digital                      | V <sub>I</sub> = 5 V                                             |                           |          | ±1                  | μA       |                     |    |
| ١ <sub>L</sub>                   | Low-level input current                          | inputs                       | V <sub>I</sub> = 0 V                                             |                           |          |                     | ±1       | μA                  |    |
| Iref                             | Input reference current                          |                              | $V_{ref} = 4 V$                                                  |                           |          |                     |          | 10                  | μA |
| VFS                              | Full-scale analog output ve                      | oltage                       | V <sub>DD</sub> = 5 V,                                           | V <sub>ref</sub> = 4.02 V | -        | V <sub>DD</sub> -15 | $V_{DD}$ | V <sub>DD</sub> +15 | mV |
|                                  | V <sub>ZS</sub> Zero-scale analog output voltage |                              | voltage $V_{DD} = 5 V$ , $V_{ref} = 4.02 V$ , $T_A = full range$ |                           | TLC5602C | 3.919               | 3.98     | 4.042               |    |
| Vzs                              |                                                  |                              |                                                                  | TLC5602M                  | 3.919    | 3.98                | 4.042 V  | V                   |    |
|                                  |                                                  |                              | TA = Tail Tailiges                                               | TLC5602M                  | 3.919    | 3.98                | 4.062    |                     |    |
|                                  | Output registeres                                |                              | $T_A = 25^{\circ}C$ TLC5602C                                     |                           |          | 60                  | 80       | 120                 | 0  |
| r <sub>o</sub> Output resistance |                                                  | T <sub>A</sub> = full range§ | T <sub>A</sub> = full range§ TLC5602M                            |                           |          | 80                  | 120      | Ω                   |    |
| Ci                               | Input capacitance                                |                              | f <sub>clock</sub> = 1 MHz,                                      | $T_A = 25^{\circ}C$       |          |                     | 15       |                     | pF |
| IDD                              | Supply current                                   |                              | f <sub>clock</sub> = 20 MHz,                                     | $V_{ref} = V_{DD} - 0.5$  | 95 V     |                     | 16       | 25                  | mA |

<sup>+</sup> All typical values are at V<sub>DD</sub> = 5 V and T<sub>A</sub> = 25°C. § Full range for the TLC5602C is 0°C to 70°C, and full range for the TLC5602M is -55°C to 125°C.

#### operating characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                                    | TEST CONE                                | DITIONS                | MIN | түр†   | MAX   | UNIT |
|---------------------|----------------------------------------------|------------------------------------------|------------------------|-----|--------|-------|------|
|                     |                                              | T <sub>A</sub> = full range‡             |                        |     | ±0.2%  |       |      |
| E <sub>L(adj)</sub> | Linearity error, best-straight-line          | $T_A = 25^{\circ}C$                      | TLC5602M               |     |        | ±0.2% |      |
|                     |                                              | T <sub>A</sub> = full range <sup>‡</sup> | 12C5602101             |     |        | ±0.4% |      |
| EL                  | Linearity error, end point                   |                                          |                        |     | ±0.15% |       |      |
| ED                  | Linearity error, differential                |                                          |                        |     |        | ±0.2% |      |
| G <sub>diff</sub>   | Differential gain                            | NTSC 40-IRE mod                          | ulated ramp,           |     | 0.7%   |       |      |
| fdiff               | Differential phase                           | f <sub>clock</sub> = 14.3 MHz,           | $Z_L \ge 75 \ k\Omega$ |     | 0.4°   |       |      |
| t <sub>pd</sub>     | Propagation delay time, CLK to analog output | C <sub>L</sub> = 10 pF                   |                        |     | 25     |       | ns   |
| t <sub>s</sub>      | Settling time to within 1/2 LSB              | C <sub>L</sub> = 10 pF                   |                        |     | 30     |       | ns   |

<sup>†</sup> All typical values are at  $V_{DD} = 5 V$  and  $T_A = 25^{\circ}C$ .

<sup>‡</sup> Full range for the TLC5602C is 0°C to 70°C, and full range for the TLC5602M is –55°C to 125°C.



SLAS023D - FEBRUARY 1989 - REVISED JANUARY 2002

### PARAMETER MEASUREMENT INFORMATION



Figure 1. Voltage Waveforms



SLAS023D - FEBRUARY 1989 - REVISED JANUARY 2002



### TYPICAL CHARACTERISTICS

and DGTL GND tied together.

Figure 4

Figure 5



SLAS023D - FEBRUARY 1989 - REVISED JANUARY 2002



### **TYPICAL CHARACTERISTICS**

Figure 6

Figure 7



SLAS023D - FEBRUARY 1989 - REVISED JANUARY 2002

### APPLICATION INFORMATION

The following design recommendations benefit the TLC5602 user:

- Physically separate and shield external analog and digital circuitry as much as possible to reduce system noise.
- Use RF breadboarding or RF printed-circuit-board (PCB) techniques throughout the evaluation and production process.
- Since ANLG GND and DGTL GND are not connected internally, these terminals need to be connected externally. With breadboards, these ground lines should connect to the power-supply ground through separate leads with proper supply bypassing. A good method is to use a separate twisted pair for the analog and digital supply lines to minimize noise pickup.

Use wide ground leads or a ground plane on the PCB layouts to minimize parasitic inductance and resistance. The ground plane is the better choice for noise reduction.

- ANLG V<sub>DD</sub> and DGTL V<sub>DD</sub> are also separated internally, so they must connect externally. These external PCB leads should also be made as wide as possible. Place a ferrite bead or equivalent inductance in series with ANLG V<sub>DD</sub> and the decoupling capacitor as close to the device terminals as possible before the ANLG V<sub>DD</sub> and DGTL V<sub>DD</sub> leads are connected together on the board.
- Decouple ANLG V<sub>DD</sub> to ANLG GND and DGTL V<sub>DD</sub> to DGTL GND with a 1-µF and 0.01-µF capacitor, respectively, as close as possible to the appropriate device terminals. A ceramic chip capacitor is recommended for the 0.01-µF capacitor.
- Connect the phase compensation capacitor between COMP and ANLG GND with as short a lead-in as possible.
- The no-connection (NC) terminals on the small-outline package should be connected to ANLG GND.
- Shield ANLG V<sub>DD</sub>, ANLG GND, and A OUT from the high-frequency terminals CLK and D7–D0. Place ANLG GND traces on both sides of the A OUT trace on the PCB.





10-Dec-2020

### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| TLC5602CDW       | ACTIVE        | SOIC         | DW                 | 20   | 25             | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | TLC5602C                | Samples |
| TLC5602CDWR      | ACTIVE        | SOIC         | DW                 | 20   | 2000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | 0 to 70      | TLC5602C                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

# PACKAGE OPTION ADDENDUM

10-Dec-2020

# **PACKAGE MATERIALS INFORMATION**

www.ti.com

Texas Instruments

#### **TAPE AND REEL INFORMATION**





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| 1 | *All dimensions are nominal |         |         |      |     |
|---|-----------------------------|---------|---------|------|-----|
|   | Device                      | Package | Package | Pins | SPQ |

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLC5602CDWR | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

12-May-2017



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLC5602CDWR | SOIC         | DW              | 20   | 2000 | 535.4       | 167.6      | 48.3        |

# **DW0020A**



# **PACKAGE OUTLINE**

### SOIC - 2.65 mm max height

SOIC



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



# DW0020A

# **EXAMPLE BOARD LAYOUT**

## SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DW0020A

# **EXAMPLE STENCIL DESIGN**

## SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated