

SCCS027B - August 1994 - Revised September 2001

# 16-Bit Buffers/Line Drivers

#### **Features**

- Ioff supports partial-power-down mode operation
- Edge-rate control circuitry for significantly improved noise characteristics
- Typical output skew < 250 ps
- ESD > 2000V
- TSSOP (19.6-mil pitch) and SSOP (25-mil pitch) packages
- Industrial temperature range of -40°C to +85°C
- $V_{CC} = 5V \pm 10\%$

#### CY74FCT16240T Features:

- 64 mA sink current, 32 mA source current
- Typical  $V_{OLP}$  (ground bounce) <1.0V at  $V_{CC}$  = 5V,  $T_A$  = 25°C

#### CY74FCT162240T Features:

- Balanced output drivers: 24 mA
- · Reduced system switching noise
- Typical V<sub>OLP</sub> (ground bounce) <0.6V at V<sub>CC</sub> = 5V, T<sub>A</sub>= 25°C

### **Functional Description**

These 16-bit buffer/line drivers are used in memory driver, clock driver, or other bus interface applications, where high speed and low power are required. With flow-through pinout and small shrink packaging, board layout is simplified. The three-state controls are designed to allow 4-, 8-, or 16-bit operation.

This device is fully specified for partial-power-down applications using  $I_{\rm off}$ . The  $I_{\rm off}$  circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

The CY74FCT16240T is ideally suited for driving high-capacitance loads and low-impedance backplanes.

The CY74FCT162240T has 24-mA balanced output drivers with current limiting resistors in the outputs. This reduces the need for external terminating resistors and provides for minimal undershoot and reduced ground bounce. The CY74FCT162240T is ideal for driving transmission lines.





## **Pin Summary**

| Name | Description                                   |
|------|-----------------------------------------------|
| ŌĒ   | Three-State Output Enable Inputs (Active LOW) |
| А    | Data Inputs                                   |
| Y    | Three-State Outputs                           |

## Function Table<sup>[1]</sup>

| Inp | uts | Outputs |
|-----|-----|---------|
| ŌĒ  | Α   | Ÿ       |
| L   | L   | Н       |
| L   | Н   | L       |
| Н   | Х   | Z       |

# Maximum Ratings<sup>[2, 3]</sup>

| (Above which the useful life may be impaired. For user guidelines, not tested.) |
|---------------------------------------------------------------------------------|
| Storage TemperatureCom'l . –55°C to +125°C                                      |
| Ambient Temperature with Power AppliedCom'l . –55°C to +125°C                   |
| DC Input Voltage0.5V to +7.0V                                                   |
| DC Output Voltage0.5V to +7.0V                                                  |
| DC Output Current (Maximum Sink Current/Pin)60 to +120 mA                       |
| Power Dissipation1.0W                                                           |
| Static Discharge Voltage (per MIL-STD-883, Method 3015)>2001V                   |

#### **Operating Range**

| Range      | Ambient Temperature | V <sub>CC</sub> |
|------------|---------------------|-----------------|
| Industrial | -40°C to +85°C      | 5V ± 10%        |

## **Electrical Characteristics** Over the Operating Range

| Parameter        | Description                                             | Test Conditions                                  | Min. | Typ. <sup>[4]</sup> | Max. | Unit |
|------------------|---------------------------------------------------------|--------------------------------------------------|------|---------------------|------|------|
| V <sub>IH</sub>  | Input HIGH Voltage                                      |                                                  | 2.0  |                     |      | V    |
| V <sub>IL</sub>  | Input LOW Voltage                                       |                                                  |      |                     | 0.8  | V    |
| V <sub>H</sub>   | Input Hysteresis <sup>[5]</sup>                         |                                                  |      | 100                 |      | mV   |
| V <sub>IK</sub>  | Input Clamp Diode Voltage                               | V <sub>CC</sub> = Min., I <sub>IN</sub> = -18 mA |      | -0.7                | -1.2 | V    |
| I <sub>IH</sub>  | Input HIGH Current                                      | $V_{CC} = Max., V_I = V_{CC}$                    |      |                     | ±1   | μΑ   |
| I <sub>IH</sub>  | Input HIGH Current                                      | $V_{CC} = Max., V_I = V_{CC}$                    |      |                     | ±1   | μΑ   |
| I <sub>IL</sub>  | Input LOW Current                                       | $V_{CC} = Max., V_I = GND$                       |      |                     | ±1   | μΑ   |
| I <sub>IL</sub>  | Input LOW Current                                       | V <sub>CC</sub> = Max., V <sub>I</sub> = GND     |      |                     | ±1   | μΑ   |
| l <sub>OZH</sub> | High Impedance Output Current (Three-State Output pins) | $V_{CC} = Max., V_{OUT} = 2.7V$                  |      |                     | ±1   | μΑ   |
| I <sub>OZL</sub> | High Impedance Output Current (Three-State Output pins) | $V_{CC} = Max., V_{OUT} = 0.5V$                  |      |                     | ±1   | μΑ   |
| I <sub>OS</sub>  | Short Circuit Current <sup>[6]</sup>                    | V <sub>CC</sub> = Max., V <sub>OUT</sub> = GND   | -80  | -140                | -200 | mA   |
| Io               | Output Drive Current <sup>[6]</sup>                     | $V_{CC} = Max., V_{OUT} = 2.5V$                  | -50  |                     | -180 | mA   |
| I <sub>OFF</sub> | Power-Off Disable                                       | $V_{CC} = 0V, V_{OUT} \le 4.5V^{[7]}$            |      |                     | ±1   | μΑ   |

#### **Output Drive Characteristics for CY74FCT16240T**

| Parameter       | Description         | Test Conditions                                  | Min. | Typ. <sup>[4]</sup> | Max. | Unit |
|-----------------|---------------------|--------------------------------------------------|------|---------------------|------|------|
| V <sub>OH</sub> | Output HIGH Voltage | V <sub>CC</sub> = Min., I <sub>OH</sub> = -3 mA  | 2.5  | 3.5                 |      | V    |
|                 |                     | $V_{CC} = Min., I_{OH} = -15 \text{ mA}$         | 2.4  | 3.5                 |      | V    |
|                 |                     | V <sub>CC</sub> = Min., I <sub>OH</sub> = -32 mA | 2.0  | 3.0                 |      | V    |
| V <sub>OL</sub> | Output LOW Voltage  | V <sub>CC</sub> = Min., I <sub>OL</sub> = 64 mA  |      | 0.2                 | 0.55 | V    |

#### Notes:

- H = HIGH Voltage Level. L = LOW Voltage Level. X = Don't Care. Z = High Impedance.
   Operation beyond the limits set forth may impair the useful life of the device. Unless noted, these limits are over the operating free-air temperature range.
   Unused inputs must always be connected to an appropriate logic voltage level, preferably either V<sub>CC</sub> or ground.
   Typical values are at V<sub>CC</sub>=5.0V, T<sub>A</sub>= +25°C ambient.
   This parameter is specified but not tested.

Not more than one output should be shorted at a time. Duration of short should not exceed one second. The use of high-speed test apparatus and/or sample and hold techniques are preferable in order to minimize internal chip heating and more accurately reflect operational values. Otherwise prolonged shorting of a high output may raise the chip temperature well above normal and thereby cause invalid readings in other parametric tests. In any sequence of parameter tests, I<sub>OS</sub> tests should be performed last.

Tested at +25°C.



## **Output Drive Characteristics for CY74FCT162240T**

| Parameter        | Description                        | Test Conditions                                                  | Min. | Typ. <sup>[4]</sup> | Max. | Unit |
|------------------|------------------------------------|------------------------------------------------------------------|------|---------------------|------|------|
| I <sub>ODL</sub> | Output LOW Current <sup>[6]</sup>  | $V_{CC} = 5V$ , $V_{IN} = V_{IH}$ or $V_{IL}$ , $V_{OUT} = 1.5V$ | 60   | 115                 | 150  | mA   |
| I <sub>ODH</sub> | Output HIGH Current <sup>[6]</sup> | $V_{CC} = 5V$ , $V_{IN} = V_{IH}$ or $V_{IL}$ , $V_{OUT} = 1.5V$ | -60  | -115                | -150 | mA   |
| V <sub>OH</sub>  | Output HIGH Voltage                | V <sub>CC</sub> = Min., I <sub>OH</sub> = -24 mA                 | 2.4  | 3.3                 |      | V    |
| V <sub>OL</sub>  | Output LOW Voltage                 | V <sub>CC</sub> = Min., I <sub>OL</sub> = 24 mA                  |      | 0.3                 | 0.55 | V    |

# **Capacitance**<sup>[5]</sup> ( $T_A = +25^{\circ}C$ , f = 1.0 MHz)

| Parameter        | Description        | Test Conditions       | Typ. <sup>[4]</sup> | Max. | Unit |
|------------------|--------------------|-----------------------|---------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | $V_{IN} = 0V$         | 4.5                 | 6.0  | pF   |
| C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | 5.5                 | 8.0  | pF   |

## **Power Supply Characteristics**

| Parameter        | Description                                      | Test Condition                                                                            | ıs                                                               | Typ. <sup>[4]</sup> | Max.                 | Unit   |
|------------------|--------------------------------------------------|-------------------------------------------------------------------------------------------|------------------------------------------------------------------|---------------------|----------------------|--------|
| I <sub>CC</sub>  | Quiescent Power Supply Current                   | V <sub>CC</sub> =Max.                                                                     | V <sub>IN</sub> ≤0.2V,<br>V <sub>IN</sub> ≥V <sub>CC</sub> −0.2V | 5                   | 500                  | μА     |
| $\Delta I_{CC}$  | Quiescent Power Supply Current (TTL inputs HIGH) | V <sub>CC</sub> =Max.                                                                     | V <sub>IN</sub> =3.4V <sup>[8]</sup>                             | 0.5                 | 1.5                  | mA     |
| I <sub>CCD</sub> | Dynamic Power Supply<br>Current <sup>[9]</sup>   | V <sub>CC</sub> =Max., One Input Tog-<br>gling, 50% Duty Cycle, Out-<br>puts Open, OE=GND | V <sub>IN</sub> =V <sub>CC</sub> or<br>V <sub>IN</sub> =GND      | 60                  | 100                  | μA/MHz |
| I <sub>C</sub>   | Total Power Supply Current <sup>[10]</sup>       | V <sub>CC</sub> =Max., f <sub>1</sub> =10 MHz, 50%<br>Duty Cycle, Outputs Open,           | V <sub>IN</sub> =V <sub>CC</sub> or<br>V <sub>IN</sub> =GND      | 0.6                 | 1.5                  | mA     |
|                  |                                                  | One Bit Toggling, OE=GND                                                                  | V <sub>IN</sub> =3.4V or<br>V <sub>IN</sub> =GND                 | 0.9                 | 2.3                  | mA     |
|                  |                                                  | V <sub>CC</sub> =Max., f <sub>1</sub> =2.5 MHz, 50%<br>Duty Cycle, Outputs Open,          | V <sub>IN</sub> =V <sub>CC</sub> or<br>V <sub>IN</sub> =GND      | 2.4                 | 4.5 <sup>[11]</sup>  | mA     |
|                  |                                                  | Sixteen Bits Toggling,<br>OE=GND                                                          | V <sub>IN</sub> =3.4V or<br>V <sub>IN</sub> =GND                 | 6.4                 | 16.5 <sup>[11]</sup> | mA     |

#### Notes:

8. Per TTL driven input ( $V_{IN}$ =3.4V); all other inputs at  $V_{CC}$  or GND.

This parameter is not directly testable, but is derived for use in Total Power Supply calculations.

9. This parameter is not directly testable, but it is 10. I<sub>C</sub> = I<sub>QUIESCENT</sub> + I<sub>INPUTS</sub> + I<sub>DYNAMIC</sub>
I<sub>C</sub> = I<sub>CC</sub>+ΔI<sub>CC</sub>D<sub>H</sub>N<sub>T</sub>+I<sub>CCD</sub>(f<sub>0</sub>/2 + f<sub>1</sub>N<sub>1</sub>)
I<sub>CC</sub> = Quiescent Current with CMOS input levels
I = Power Supply Current for a TTL HIGH input

 $\Delta I_{CC}$  = Power Supply Current for a TTL HIGH input (V<sub>IN</sub>=3.4V)

D<sub>H</sub> = Duty Cycle for TTL inputs HIGH N<sub>T</sub> = Number of TTL inputs at D<sub>H</sub>

NT = Number of TTL inputs at DH

I<sub>CCD</sub> = Dynamic Current caused by an input transition pair (HLH or LHL)

f<sub>0</sub> = Clock frequency for registered devices, otherwise zero

f<sub>1</sub> = Input signal frequency

N<sub>1</sub> = Number of inputs changing at f<sub>1</sub>

All currents are in milliamps and all frequencies are in megahertz.

11. Values for these conditions are examples of the I<sub>CC</sub> formula. These limits are specified but not tested.



# Switching Characteristics Over the Operating Range $^{[12]}$

|                                      |                                  | CY74FCT16240AT CY74FCT1 |      | 162240CT |      | Fig  |                             |
|--------------------------------------|----------------------------------|-------------------------|------|----------|------|------|-----------------------------|
| Parameter                            | Description                      | Min.                    | Max. | Min.     | Max. | Unit | Fig.<br>No. <sup>[13]</sup> |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay Data to Output | 1.5                     | 4.8  | 1.5      | 4.3  | ns   | 1, 2                        |
| t <sub>PZH</sub><br>t <sub>PZL</sub> | Output Enable Time               | 1.5                     | 6.2  | 1.5      | 5.8  | ns   | 1, 7, 8                     |
| t <sub>PHZ</sub><br>t <sub>PLZ</sub> | Output Disable Time              | 1.5                     | 5.6  | 1.5      | 5.2  | ns   | 1, 7, 8                     |
| t <sub>SK(O)</sub>                   | Output Skew <sup>[14]</sup>      |                         | 0.5  |          | 0.5  | ns   | _                           |

Minimum limits are specified but not tested on Propagation Delays.
 See "Parameter Measurement Information" in the General Information section.
 Skew between any two outputs of the same package switching in the same direction. This parameter is ensured by design.

# Ordering Information CY74FCT16240

| Speed<br>(ns) | Ordering Code          | Package<br>Name | Package Type           | Operating<br>Range |
|---------------|------------------------|-----------------|------------------------|--------------------|
| 4.8           | CY74FCT16240ATPVC/PVCT | O48             | 48-Lead (300-Mil) SSOP | Industrial         |

# **Ordering Information CY74FCT162240**

| Speed<br>(ns) | Ordering Code      | Package<br>Name | Package Type            | Operating<br>Range |
|---------------|--------------------|-----------------|-------------------------|--------------------|
| 4.3           | 74FCT162240CTPACT  | Z48             | 48-Lead (240-Mil) TSSOP | Industrial         |
|               | CY74FCT162240CTPVC | O48             | 48-Lead (300-Mil) SSOP  | 1                  |
|               | 74FCT162240CTPVCT  | O48             | 48-Lead (300-Mil) SSOP  |                    |

Document #: 38-00395-C



# **Package Diagrams**

## 48-Lead Shrunk Small Outline Package O48



DIMENSIONS IN INCHES  $\frac{\text{MIN.}}{\text{MAX.}}$ 







# **Package Diagrams**

### 48-Lead Thin Shrunk Small Outline Package



DIMENSIONS IN INCHES MIN. MAX.







10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device   | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|--------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
|                    |        |              |                    |      |                |              | (6)                           |                    |              |                         |         |
| 74FCT162240ATPACT  | ACTIVE | TSSOP        | DGG                | 48   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | FCT162240A              | Samples |
| 74FCT162240CTPVCT  | ACTIVE | SSOP         | DL                 | 48   | 1000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | FCT162240C              | Samples |
| 74FCT16240ATPVCG4  | ACTIVE | SSOP         | DL                 | 48   | 25             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | FCT16240A               | Samples |
| 74FCT16240ATPVCTG4 | ACTIVE | SSOP         | DL                 | 48   | 1000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | FCT16240A               | Samples |
| CY74FCT162240CTPVC | ACTIVE | SSOP         | DL                 | 48   | 25             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | FCT162240C              | Samples |
| CY74FCT16240ATPACT | ACTIVE | TSSOP        | DGG                | 48   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | FCT16240A               | Samples |
| CY74FCT16240ATPVC  | ACTIVE | SSOP         | DL                 | 48   | 25             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | FCT16240A               | Samples |
| CY74FCT16240ATPVCT | ACTIVE | SSOP         | DL                 | 48   | 1000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | FCT16240A               | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



## **PACKAGE OPTION ADDENDUM**

10-Dec-2020

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| 74FCT162240ATPACT          | TSSOP           | DGG                | 48 | 2000 | 330.0                    | 24.4                     | 8.6        | 13.0       | 1.8        | 12.0       | 24.0      | Q1               |
| 74FCT162240CTPVCT          | SSOP            | DL                 | 48 | 1000 | 330.0                    | 32.4                     | 11.35      | 16.2       | 3.1        | 16.0       | 32.0      | Q1               |
| CY74FCT16240ATPACT         | TSSOP           | DGG                | 48 | 2000 | 330.0                    | 24.4                     | 8.6        | 13.0       | 1.8        | 12.0       | 24.0      | Q1               |
| CY74FCT16240ATPVCT         | SSOP            | DL                 | 48 | 1000 | 330.0                    | 32.4                     | 11.35      | 16.2       | 3.1        | 16.0       | 32.0      | Q1               |

www.ti.com 5-Jan-2022



\*All dimensions are nominal

| 7 till dillittorionorio di o mominidi |              |                 |      |      |             |            |             |  |
|---------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| Device                                | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
| 74FCT162240ATPACT                     | TSSOP        | DGG             | 48   | 2000 | 367.0       | 367.0      | 45.0        |  |
| 74FCT162240CTPVCT                     | SSOP         | DL              | 48   | 1000 | 367.0       | 367.0      | 55.0        |  |
| CY74FCT16240ATPACT                    | TSSOP        | DGG             | 48   | 2000 | 367.0       | 367.0      | 45.0        |  |
| CY74FCT16240ATPVCT                    | SSOP         | DL              | 48   | 1000 | 367.0       | 367.0      | 55.0        |  |

# PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

### **TUBE**



#### \*All dimensions are nominal

| Device Package Na  |    | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|--------------------|----|--------------|------|-----|--------|--------|--------|--------|
| 74FCT16240ATPVCG4  | DL | SSOP         | 48   | 25  | 473.7  | 14.24  | 5110   | 7.87   |
| CY74FCT162240CTPVC | DL | SSOP         | 48   | 25  | 473.7  | 14.24  | 5110   | 7.87   |
| CY74FCT16240ATPVC  | DL | SSOP         | 48   | 25  | 473.7  | 14.24  | 5110   | 7.87   |

# DL (R-PDSO-G48)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MO-118

PowerPAD is a trademark of Texas Instruments.





SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



## DGG (R-PDSO-G\*\*)

## PLASTIC SMALL-OUTLINE PACKAGE

#### **48 PINS SHOWN**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold protrusion not to exceed 0,15.

D. Falls within JEDEC MO-153

### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated